





# STANDARD FORMS

X Sum of Products (SOP)

X = y' + xy + x'yz'

X Sum denotes OR of these terms

X Product of Sums (POS)

X = x(y'+z)(x'+y+z')

X Product denotes AND of these terms





Digital Design Spring 2024

Instructor: Ms. Umarah Qaseem.

# 2-LEVEL IMPLEMENTATION POS



13

# 2-LEVEL IMPLEMENTATION SOP



### TWO-LEVEL IMPLEMENTATIONS

- X Product of sums expressions can be implemented with two-level circuits as following
  - X literals and their complements at the "Oth" level
  - X OR gates at the first level
  - X a single AND gate at the second level

15

## TWO-LEVEL IMPLEMENTATIONS

- X Sum of product expressions can be implemented with two-level circuits as following
  - X literals and their complements at the "Oth" level
  - X AND gates at the first level
  - X a single **OR gate at the second level**











CONVERSION B/W CANONICAL FORMS

X Complement of a function expressed as sum of minterms equals sum of minterms missing

from the original function  $F(A,B,C) = \sum (1,4,5,6,7) = m_1 + m_4 + m_5 + m_6 + m_7$ X Complement is  $F'(A,B,C) = \sum (0,2,3) = m_0 + m_2 + m_3$ 

#### **Example: Conversion from standard to Canonical Form: Sum of Minterms**

Express the Boolean function F = x + y'z in a sum of minterms.

AIM: Convert it to 3 variable AND Terms and take their SUM

$$x = x(y + y') = xy + xy'$$
  
 $xy = xy(z + z') = xyz + xyz'$   
 $xy' = xy'(z + z') = xy'z + xy'z'$   
 $y'z = y'z(x + x') = xy'z + x'y'z$ 

Adding all terms and excluding recurring terms:

$$F(x, y, z) = x' y' z + xy' z' + xy' z + xyz' + xyz$$
  

$$F(x, y, z) = m_1 + m_4 + m_5 + m_6 + m_7 = \sum (1, 4, 5, 6, 7)$$

24

#### **Example: Conversion from standard to Canonical Form: Product of Maxterms**

Convert the standard equation to canonical form.

$$F = (x'+y) (x+z) (y+z)$$

$$x'+y+zz' = (x'+y+z)(x'+y+z')$$

$$x+z+yy' = (x+z+y)(x+z+y')$$

$$y+z+xx' = (y+z+x)(y+z+x') \quad \text{(Remove any recurring terms)}$$

$$F = (x+y+z)(x+y'+z)(x'+y+z)(x'+y+z')$$

$$M_0M_2M_4M_5 = F(x,y,z) = \Pi(0,2,4,5)$$

#### **Example: Conversion from standard to Canonical Form: Product of Maxterms**

Express the Boolean function F = xy + x'z in a Product of Maxterms.

#### AIM: Convert it to 3 variable OR Terms and take their Product

$$F = xy + x'z = (xy + x')(xy + z)$$
 (Distributive law) 
$$(xy + x') = (x + x')(y + x')$$
 
$$(xy + z) = (x + z)(y + z)$$
 
$$x' + y + zz' = (\underline{x'} + y + \underline{z})(x' + y + z')$$
 
$$x + z + yy' = (\underline{x} + \underline{z} + \underline{y})(x + z + y')$$
 (Remove any recurring terms) 
$$F = (x + y + z)(x + y' + z)(x' + y + z')$$
 
$$M_0M_2M_4M_5 = F(x, y, z) = \Pi(0, 2, 4, 5)$$

26

## SUMMARY OF CONVERSION

- X To convert into canonical form:
- $\times$  SOP: multiply each term with (x+x')

(x is missing literal)

X POS: Add with each term (zz')

(z is missing literal)

- X To convert from SOP to POS:
- X Use distributive law

a) 
$$x + (y.z) = (x+y).(x+z)$$

b) x.(y + z) = (x.y) + (x.z)

27













#### Summary

| Inputs | Outputs |  |
|--------|---------|--|
| x y    | xy      |  |
| 0 0    | 0       |  |
| 0 1    | 0       |  |
| 1 0    | 0       |  |
| 1 1    | 1       |  |

xy = x AND y = x \* y AND is true only if **both** inputs are true

NOR is NOT of OR

| x | У | x NOR y |
|---|---|---------|
| 0 | 0 | 1       |
| 0 | 1 | 0       |
| 1 | 0 | 0       |
| 1 | 1 | 0       |

|     | Inputs |   | Outputs |  |
|-----|--------|---|---------|--|
| 16  | X      | y | x + y   |  |
|     | 0      | 0 | 0       |  |
|     | 0      | 1 | 1       |  |
| 3 - | 1      | 0 | 1       |  |
|     | 1      | 1 | 1       |  |

x + y = x OR y OR is true if **either** inputs are true

NAND is NOT of AND

| х | У | x NAND y |
|---|---|----------|
| 0 | 0 | 1        |
| 0 | 1 | 1        |
| 1 | 0 | 1        |
| 1 | 1 | 0        |

| Inputs | Outputs        |
|--------|----------------|
| X      | $\overline{X}$ |
| 0      | 1              |
| 1      | 0              |

x bar = NOT xNOT inverts the bit
We will denote  $x \text{ bar as } \sim X$ 

XOR is true if both inputs differ

| x | у | x XOR y |
|---|---|---------|
| 0 | 0 | 0       |
| 0 | 1 | 1       |
| 1 | 0 | 1       |
| 1 | 1 | 0       |

40















Digital Design Spring 2024 Instructor: Ms. Umarah Qaseem.





Digital Design Spring 2024

Instructor: Ms. Umarah Qaseem.









EXAMPLE 2:
X The original circuit implements the boolean function:
(A+B+CD)E
X Convert to Sum of Products(SOP).
X In this case, simply open parenthesis.
X We get: AE + BE + CDE.
X Since this Boolean equation is in SOP form, the circuit for this equation will be in a standard two-level implementation





Digital Design Spring 2024 Instructor: Ms. Umarah Qaseem.



# Home Task Using ONLY NAND gates, draw a schematic for the following function: F = (a.b) + (b.c)





# LOGIC CHIPS

- X Digital Electronics devices are usually in a chip format.
- X The chip is identified with a part number or a model number.
- X A standard series starts with numbers 74, 4, or 14.
  - X 7404 is an inverter
  - X 7408 is an AND
  - X 7432 is an OR
  - X 4011B is a NAND

71











. .



# INTEGRATED CIRCUITS (IC)

- X Small Scale Integration (SSI)
  - X 10s of logic gates (previous examples) (late 1960s)
- X Medium Scale Integration (MSI)
  - X 10s to 1000 of logic gates (Introduced in late 1960s)
- X Large Scale Integration (LSI)
  - X 10000s of logic gates (Introduced in early 1970s)
- X Very Large Scale Integration (VLSI)
  - X Millions of logic gates (Introduced in early 1970s)
- X Ultra Large Scale Integration (ULSI)

77

## DIGITAL LOGIC FAMILIES

- X TTL
  - X Transistor-Transistor Logic
- X ECL
  - X Emitter Coupled Logic
- X MOS
  - X Metal Oxide Semi Conductor
- X CMOS
  - X Complementary Metal Oxide Semi Conductor





Digital Design Spring 2024 Instructor: Ms. Umarah Qaseem.

